%0 Conference Paper %B 2009 IEEE Custom Integrated Circuits Conference %D 2009 %T Design-space exploration of backplane receivers with high-speed ADCs and digital equalization %A Chung Hayun %A Gu Wei %X High-speed backplane receivers based on front-end ADCs with digital equalization facilitate design reuse, portability, and flexibility to reconfigure itself and accommodate different channel environments. However, power and complexity of such receivers can be high and require thorough high-level exploration to optimize design tradeoffs. This paper presents a backplane receiver model consisting of a simple, accurate, experimentally-verified, and parameterized high-speed flash ADC and a configurable digital equalizer for design-space exploration. Simulations demonstrate tradeoffs between ADC and equalizer bit resolution while maintaining constant receiver performance. %B 2009 IEEE Custom Integrated Circuits Conference %I IEEE %P 555–558 %G eng %U https://doi.org/10.1109/CICC.2009.5280767